

#### **BLG 322E - COMPUTER ARCHITECTURE**

## **Assignment 2**

**Due Date: Wednesday,** March 27, 2024, 23:59.

- Please <u>draw the diagrams using a **computer program**</u>. <u>PLEASE BE NEAT! If we cannot read or follow your solution, no partial credit will be given.</u>
- Please **type your full name** (first name and last name) **and Student ID** at the top of your solution.
- Please <u>show ALL your work</u>. Answers with no supporting explanations or work will not receive any partial credit. Your homework is <u>not just a final report</u> of your results; we want to see your <u>steps</u>. <u>Upload all</u> the papers you worked on to get to the solution.
- Submissions: Submit your solution as a PDF file to Ninova before the deadline.
- **No late submissions** will be accepted. Do not send your solutions by e-mail. We will only accept files that have been uploaded to the official Ninova e-learning system before the deadline. Do not risk leaving your submission to the last few minutes.
- Consequences of plagiarism/cheating: Assignments have to be done individually. Any cheating will be subject to disciplinary action.

If you have any questions, please e-mail Altay Ünal (unal21@itu.edu.tr).

## **QUESTION 1 (70 POINTS):**

Consider the exemplary RISC processor given in Section 2.4.2 of the lecture notes that has an instruction pipeline with the following 5 stages:

- **IF**: Instruction fetch
- **DR**: Instruction Decode, Read registers
- **EX**: Execute
- **ME**: Memory
- **WB**: Write back

#### Assume the following:

- The CPU has a single forwarding (bypass) connection only between the output of the ME stage (ME/WB register) and the inputs of the ALU.
- The register file access hazard **is fixed**, i.e., the CPU writes data to registers in the **first** half of the cycle (rising edge) and reads data from registers in the **second** half of the cycle (falling edge).
- The internal structure of the execution circuitry is as shown on slide 2.53 (latest version, 2021), i.e., **branch target address calculation and decision operations** are performed in the **EX** stage, and results are sent directly to the **IF** stage.

|       | SUB | R1, R1, R2   |
|-------|-----|--------------|
|       | ADD | R2, \$02, R3 |
|       | ADD | R2, \$06, R4 |
| LOOP: | SUB | R4, \$03, R6 |
|       | ADD | R5, R3, R5   |
|       | STL | \$07(R5), R6 |
|       | SUB | R3, \$01, R3 |
|       | BNZ | LOOP         |
|       | SUB | R5, \$02, R5 |
|       | BRU | DONE         |
|       | ADD | R1, \$09, R1 |
|       | LDL | \$04(R7), R2 |
| DONE  | LDL | \$03(R4),R2  |
| 1     |     |              |

- a) [25 pts] We execute the program given on the left in this instruction pipeline. <u>Draw</u> the space-time diagram for the execution of this program. <u>Solve</u> all data and branch conflicts using software-based NOOP instructions. For the given piece of code, <u>what is the total amount of penalty</u> in clock cycles caused by conflicts?
- **b)** [10 pts] What would the total amount of penalty be if the number of iterations was equal to n? (Hint: Your answer should be a function of n). Explain your work/calculations.
- c) [10 pts] What would be the CPI for the given program?
- d) [25 pts] Minimize the penalty using optimized software-based solutions, if possible. Keep in mind that the results generated by the program cannot be changed. Draw the new space-time diagram that results from the introduction of these solutions, and explain your solutions. What is the total amount of penalty in clock cycles with these new solutions?

# Do not forget to draw the diagrams using a **computer program!!!**

| INSTRUCTION SET: |            |                           |                               |
|------------------|------------|---------------------------|-------------------------------|
| LDL              | X(Rs), Rd  | $Rd \leftarrow M[Rs + X]$ | Load                          |
| STL              | X(Rs), Rm  | $M[Rs + X] \leftarrow Rm$ | Store                         |
| ADD              | Ri, Rj, Rd | Rd ← Ri + Rj              | Add                           |
| SUB              | Ri, Rj, Rd | Rd ← Ri - Rj              | Subtract                      |
| BNZ              | Υ          | $PC \leftarrow PC + Y$    | Branch if not zero (Relative) |
| BRU              | Υ          | $PC \leftarrow PC + Y$    | Branch relative               |

### **QUESTION 2 (30 POINTS):**

A CPU has an instruction pipeline that includes branch prediction mechanisms.

This CPU runs the given piece of code below. In the loop, there is a branch instruction (BRZ) that jumps to label L1 if the value of the Counter is divisible by 3.

```
Counter ← 30; // Initialize Counter by 30

LOOP:

-----

Counter MOD 3; // Modulo operation

BRZ L1; // Branch L1 if zero

-----

L1:

Counter ← Counter − 1; // Decrement Counter by 1

BNZ LOOP; // Branch LOOP if not zero

-----
```

Give the number of correct predictions and mispredictions only for the branch instruction (BRZ) in the loop, if the following branch prediction mechanisms are used. **Explain your results.** 

Assume that the branch history table includes the branch target address at the beginning.

- a) [10 pts] Dynamic prediction with one-bit, the initial decision is to take the branch.
- **b)** [10 pts] Dynamic prediction with two bits, the initial decision is to take the branch (11).
- c) [10 pts] Dynamic prediction with two bits, the initial decision is not to take the branch (00).